Leanorine Lorenzana-Garcia Lab 7 Report

## **Task 1: Generating Output**

For this task, we decided to run the testbench of the CPU and noticed that the outputs for some instructions were wrong (5, 6, and 8). However, we were able to synthesize and generate the outputs for the given instruction sequence.



The image above shows the outputs for the instructions where instructions 5, 6, and 8 are incorrect.

# Task 2: "1 ahead" Forwarding

For "1 ahead" forwarding, we checked if (EXMEM\_RegWrite && EX\_MEM\_RegisterRd != 0) && (EX\_MEM\_RegisterRd == EX\_rs) or if (MEMWB\_RegWrite && MEM\_WB\_RegisterRd != 0) && (MEM\_WB\_RegisterRd == EX\_rs). If either of these conditions are true, then forwardA returns 2'b01.

# Task 3: "2 ahead" Forwarding

For "2 ahead forwarding, aside from checking for "1 ahead" forwarding, we also checked if (EXMEM\_RegWrite && EX\_MEM\_RegisterRd != 0) && (EX\_MEM\_RegisterRd == EX\_rt) or if (MEMWB\_RegWrite && MEM\_WB\_RegisterRd != 0) && (MEM\_WB\_RegisterRd == EX\_rt). If either of these conditions are true then forwardB returns 2'b10. We also implemented it using only if statements since both cases of forwardA and forwardB can be true at the same time.

#### **Task 4: Arbitration Logic**

To check for arbitration logic, we decided to check if (EX\_MEM\_RegisterRd != EX\_rs) and (EX\_MEM\_RegisterRd != EX\_rt) for forwardA and forwardB respectively. If the EX\_MEM\_RegisterRd is equal to either EX\_rs or EX\_rt it will not run.

# Task 5: \$0 Write

To check for \$0 write, in the code above, we include logic to check if EX MEM RegisterRd is equal to 0. If it is, it would output forward as 0.

#### Task 6: No Write

To check for no write, we initialize both forwards to 0 and if none of the conditions pass, it stays as 0.

Task 7: Register Bypass



The image above shows the final output with extra test cases we added. It displays the correct output of 5, 6, and 8, which are 569, 1, and 3 respectively. We also repeated the same test cases to check if it is passing through correctly.

# **Updated Diagram:**



The image above shows the implementation of Forwarding Unit where it takes input Rt, Rd, EX/MEM.RegisterRd, MEM/WB.RegisterRd, EX/MEM.RegWrite, and MEM/WB.RegWrite. It then outputs ForwardA and ForwardB to one MUX each where the mux for A has inputs IDEX\_A, WriteBackData, and MemAluOut. ForwardB MUX has inputs AluIB, WriteBackData, and MemAluOut.